Publication | Closed Access
A 1-Mbit MRAM based on 1T1MTJ bit cell integrated with copper interconnects
132
Citations
4
References
2003
Year
Non-volatile MemoryEngineeringMemory DesignEmerging Memory TechnologyMagnetic Flux1-Mb Mram CircuitBit CellComputer MemoryMagnetismMemory DeviceMemory DevicesCopper Interconnects1-Mbit MramElectrical EngineeringComputer EngineeringMagnetoresistive Random-access MemoryMicroelectronicsMemory ArchitectureMemory ReliabilitySemiconductor MemoryResistive Random-access Memory
A low-power 1-Mb magnetoresistive random access memory (MRAM) based on a one-transistor and one-magnetic tunnel junction (1T1MTJ) bit cell is demonstrated. This is the largest MRAM memory demonstration to date. In this circuit, the magnetic tunnel junction (MTJ) elements are integrated with CMOS using copper interconnect technology. The copper interconnects are cladded with a high-permeability layer which is used to focus magnetic flux generated by current flowing through the lines toward the MTJ devices and reduce the power needed for programming. The 25-mm <sup xmlns:mml="http://www.w3.org/1998/Math/MathML" xmlns:xlink="http://www.w3.org/1999/xlink">2</sup> 1-Mb MRAM circuit operates with address access times of less than 50 ns, consuming 24 mW at 3.0 V and 20 MHz. The 1-Mb MRAM circuit is fabricated in a 0.6-μm CMOS process utilizing five layers of metal and two layers of poly.
| Year | Citations | |
|---|---|---|
2000 | 311 | |
2002 | 68 | |
2002 | 62 | |
2002 | 43 |
Page 1
Page 1