Publication | Closed Access
Area-Efficient ESD-Transient Detection Circuit With Smaller Capacitance for On-Chip Power-Rail ESD Protection in CMOS ICs
29
Citations
14
References
2009
Year
Low-power ElectronicsElectrical EngineeringEngineeringVlsi DesignCircuit SystemMixed-signal Integrated CircuitComputer EngineeringCmos IcSmaller CapacitanceClamp CircuitCmos IcsMicroelectronicsEsd RobustnessBeyond Cmos
The RC-based power-rail electrostatic-discharge (ESD) clamp circuit with big field-effect transistor (BigFET) layout style in the main ESD clamp n-channel metal-oxide-semiconductor (NMOS) transistor was widely used to enhance the ESD robustness of a CMOS IC fabricated in advanced CMOS processes. To further reduce the occupied layout area of the RC in the power-rail ESD clamp circuit, a new ESD-transient detection circuit realized with smaller capacitance has been proposed and verified in a 0.13-mum CMOS process. From the experimental results, the power-rail ESD clamp circuit with the new proposed ESD-transient detection circuit can achieve a long-enough turn-on duration and higher ESD robustness under ESD stress condition, as well as better immunity against mis-trigger and latch-on event under the fast-power-on condition.
| Year | Citations | |
|---|---|---|
2007 | 511 | |
1999 | 307 | |
1995 | 109 | |
2003 | 93 | |
2003 | 88 | |
2004 | 75 | |
1998 | 68 | |
1996 | 58 | |
2003 | 43 | |
2003 | 38 |
Page 1
Page 1