Publication | Closed Access
The impact of technology scaling on ESD robustness and protection circuit design
158
Citations
25
References
1995
Year
Hardware SecurityElectrical EngineeringEngineeringVlsi DesignCircuit DesignProtection Circuit DesignFeature SizesTechnology ScalingElectronic DesignComputer EngineeringMicroelectronicsEsd Robustness
The trends in ESD robustness as a function of technology scaling, for feature sizes down to 0.25 /spl mu/m, have been experimentally determined using single finger nMOS transistors and full ESD protection circuits. It is shown that as feature sizes are reduced, good ESD performance can be obtained provided the negative effects of the shallower junctions are offset by the positive effects of the reduction in the effective channel lengths. Hence, processes and protection circuits with feature sizes as small as 0.25 /spl mu/m can be developed without degrading ESD robustness.< <ETX xmlns:mml="http://www.w3.org/1998/Math/MathML" xmlns:xlink="http://www.w3.org/1999/xlink">></ETX>
| Year | Citations | |
|---|---|---|
1991 | 242 | |
1992 | 156 | |
1993 | 144 | |
1982 | 131 | |
1991 | 114 | |
1992 | 79 | |
1982 | 60 | |
1994 | 60 | |
1986 | 55 | |
2003 | 47 |
Page 1
Page 1