Publication | Open Access
System-level performance evaluation of three-dimensional integrated circuits
199
Citations
20
References
2000
Year
EngineeringVlsi DesignComputer ArchitectureSystem-level DesignIntegrated CircuitsSystem-level Performance EvaluationInterconnect (Integrated Circuits)Physical Design (Electronics)Advanced Packaging (Semiconductors)Wire-length DistributionSystems EngineeringLogic GatesElectronic Packaging3D Ic ArchitectureElectrical EngineeringComputer EngineeringMicroelectronicsTotal Wire-lengthThree-dimensional Integrated Circuits
In this paper, the wire (interconnect)-length distribution of three-dimensional (3-D) integrated circuits (ICs) is derived using Rent's rule and following the methodology used to estimate two-dimensional (2-D) (wire-length distribution). Two limiting cases of connectivity between logic gates on different device layers are examined by comparing the wire-length distribution and average and total wire-length. System performance metrics such as clock frequency, chip area, etc., are estimated using wire-length distribution, interconnect delay criteria, and simple models representing the cost or complexity for manufacturing 3-D ICs. The technology requirement for interconnects in 3-D integration is also discussed.
| Year | Citations | |
|---|---|---|
2001 | 1.4K | |
1971 | 714 | |
1993 | 596 | |
2002 | 546 | |
1979 | 437 | |
1998 | 330 | |
1998 | 240 | |
1995 | 222 | |
1999 | 211 | |
1983 | 105 |
Page 1
Page 1