Publication | Closed Access
An 8T-SRAM for Variability Tolerance and Low-Voltage Operation in High-Performance Caches
403
Citations
10
References
2008
Year
Electrical EngineeringHigh-performance CachesLow-voltage OperationVlsi DesignEngineeringComputer EngineeringComputer ArchitectureSemiconductor MemoryHigh-speed Sram CachesMicroelectronicsMemory ArchitectureViable Memory SolutionVariability Tolerance
An eight-transistor (8T) cell is proposed to improve variability tolerance and low-voltage operation in high-speed SRAM caches. While the cell itself can be designed for exceptional stability and write margins, array-level implications must also be considered to achieve a viable memory solution. These constraints can be addressed by modifying traditional 6T-SRAM techniques and conceding some design complexity and area penalties. Altogether, 8T-SRAM can be designed without significant area penalty over 6T-SRAM while providing substantially improved variability tolerance and low-voltage operation with no need for secondary or dynamic power supplies. The proposed 8T solution is demonstrated in a high-performance 32 kb subarray designed in 65 nm PD-SOI CMOS that operates at 5.3 GHz at 1.2 V and 295 MHz at 0.41 V.
| Year | Citations | |
|---|---|---|
2001 | 679 | |
2005 | 564 | |
2005 | 307 | |
2005 | 291 | |
2005 | 272 | |
2006 | 231 | |
2007 | 143 | |
2004 | 48 | |
2005 | 30 | |
2003 | 18 |
Page 1
Page 1