Publication | Closed Access
3D chip stacking with C4 technology
47
Citations
15
References
2008
Year
EngineeringComputer ArchitectureComputer-aided DesignIntegrated CircuitsIntegration TechnologyInterconnect (Integrated Circuits)Advanced Packaging (Semiconductors)C4 TechnologyElectronic PackagingChip Stacking3D Ic ArchitectureElectrical EngineeringChip On BoardComputer EngineeringChip AttachmentMicroelectronics3D PrintingAdvanced PackagingChip-scale PackageMicrofabricationThree-dimensional Heterogeneous IntegrationThree-dimensional Integrated Circuits3D IntegrationChip Stack
Three-dimensional (3D) integration technology promises to continue enhancing integrated-circuit system performance with high bandwidth, low latency, low power, and a small form factor for a variety of applications. In this work, conventional C4 (controlled-collapse chip connection) technology is studied for robust interconnection between stacked thin chips. Various solder hierarchies to enable 3D chip stacking and packaging are investigated. Examples are presented to compare stacking schemes with sequential and parallel reflow. Chips as thin as 90 µm are stacked using conventional chip-placement and reflow processes, and the associated process challenges are investigated and discussed. Warpage of the thin chips is measured on various substrates. Rework of the chip stack has also been demonstrated through a temporary chip attachment operation, and the scalability of reworkable C4 is investigated.
| Year | Citations | |
|---|---|---|
Page 1
Page 1