Concepedia

Publication | Closed Access

Full chip leakage estimation considering power supply and temperature variations

259

Citations

8

References

2003

Year

Abstract

Leakage power is emerging as a key design challenge in current and future CMOS designs. Since leakage is critically dependent on operating temperature and power supply, we present a full chip leakage estimation technique which accurately accounts for power supply and temperature variations. State of the art techniques are used to compute the thermal and power supply profile of the entire chip. Closed-form models are presented which relate leakage to temperature and VDD variations. These models coupled with the thermal and VDD profile are used to generate an accurate full chip leakage estimation technique considering environmental variations. The results of this approach are demonstrated on large-scale industrial designs.

References

YearCitations

1997

318

1998

189

1998

86

2002

68

2002

45

2002

34

2002

17

2001

13

Page 1