Publication | Closed Access
A 210-GHz Amplifier in 40-nm Digital CMOS Technology
39
Citations
30
References
2013
Year
Electrical Engineering210-Ghz AmplifierEngineeringRf SemiconductorHigh-frequency DeviceMixed-signal Integrated CircuitAntenna210-Ghz Amplifier DesignAmplifier GainMicroelectronicsMicrowave EngineeringCmos AmplifierRf Subsystem
This paper presents a 210-GHz amplifier design in 40-nm digital bulk CMOS technology. The theoretical maximum voltage gain that an amplifier can achieve and the loss of a matching network are derived for the optimization of a few hundred gigahertz amplifiers. Accordingly, the bias and size of transistors, circuit topology, and inter-stage coupling method can be determined methodically to maximize the amplifier gain. The measured results show that the amplifier exhibits a peak power gain of 10.5 dB at 213.5 GHz and an estimated 3-dB bandwidth of 13 GHz. The power consumption is only 42.3 mW under a 0.8-V supply. To the best of the authors' knowledge, this work demonstrates the CMOS amplifier with highest operation frequency reported thus far.
| Year | Citations | |
|---|---|---|
2002 | 432 | |
2006 | 321 | |
2006 | 201 | |
2007 | 144 | |
2011 | 132 | |
2012 | 126 | |
2011 | 126 | |
2008 | 120 | |
2008 | 102 | |
2008 | 100 |
Page 1
Page 1