Publication | Closed Access
A 90-dB SNR 2.5-MHz output-rate ADC using cascaded multibit delta-sigma modulation at 8/spl times/ oversampling ratio
189
Citations
19
References
2000
Year
Data ConverterMixed-signal Integrated CircuitAnalog DesignComputer EngineeringHigh-speed InstrumentationWireline CommunicationsDigital Circuit DesignQuantization Noise SourcesAnalog-to-digital Converter
A 16-b 2.5-MHz output-rate analog-to-digital converter (ADC) for wireline communications and high-speed instrumentation has been developed. A 2-1-1 cascaded delta-sigma modulator (DSM) employing 4-b quantizers in every stage makes all quantization noise sources negligible at 8/spl times/ oversampling ratio, Data weighted averaging with bi-directional rotation eliminates tones generated by multibit digital-to-analog converter (DAC) nonlinearity to increase the spurious-free dynamic-range (SFDR). Switched-capacitor design techniques using low-threshold transistors reduce front-end sampling distortion. The 24.8 mm/sup 2/ chip in 0.5-/spl mu/m CMOS also integrates the decimation filter and voltage reference. The ADC achieves 90-dB signal-to-noise ratio (SNR) in the 1.25-MHz bandwidth and 102-dB SFDR with 270-mW power dissipation.
| Year | Citations | |
|---|---|---|
1987 | 761 | |
1995 | 524 | |
1994 | 239 | |
2000 | 189 | |
1991 | 173 | |
1997 | 170 | |
1995 | 163 | |
1999 | 138 | |
1998 | 132 | |
1979 | 109 |
Page 1
Page 1