Publication | Closed Access
Diminished-one modulo 2/sup n/+1 adder design
145
Citations
18
References
2002
Year
EngineeringVlsi DesignComputational Number TheoryVlsi ArchitectureDiminished-one Modulo 2/SupComputer EngineeringComputer ArchitectureModulo 2/SupDigital Circuit DesignResidue SystemNew Design MethodologiesModulus ProblemDiminished-one Number System
This paper presents two new design methodologies for modulo 2/sup n/+1 addition in the diminished-one number system. The first design methodology leads to carry look-ahead, whereas the second to parallel-prefix adder implementations. VLSI realizations of the proposed circuits in a standard-cell technology are utilized for quantitative comparisons against the existing solutions. Our results indicate that the proposed carry look-ahead adders are area and time efficient for small values of n, while for the rest values of n the proposed parallel-prefix adders are considerably faster than any other already known in the open literature.
| Year | Citations | |
|---|---|---|
1980 | 1.3K | |
1973 | 1.2K | |
1982 | 1.1K | |
2003 | 302 | |
1977 | 263 | |
2003 | 248 | |
1993 | 240 | |
1976 | 229 | |
2000 | 154 | |
1994 | 117 |
Page 1
Page 1