Publication | Closed Access
The EDA Challenges in the Dark Silicon Era
184
Citations
35
References
2014
Year
Unknown Venue
EngineeringVlsi DesignElectronic Design AutomationEnergy EfficiencyComputer ArchitectureHardware SecurityNanoelectronicsDark Silicon EraNew ChallengesTransistor Power ConsumptionPower-aware DesignElectrical EngineeringComputer EngineeringSemiconductor Device FabricationMicroelectronicsSilicon DebuggingLow-power ElectronicsTechnology ScalingTechnologyBeyond Cmos
Technology scaling has resulted in smaller and faster transistors in successive technology generations. However, transistor power consumption no longer scales commensurately with integration density and, consequently, it is projected that in future technology nodes it will only be possible to simultaneously power on a fraction of cores on a multi-core chip in order to stay within the power budget. The part of the chip that is powered off is referred to as dark silicon and brings new challenges as well as opportunities for the design community, particularly in the context of the interaction of dark silicon with thermal, reliability and variability concerns. In this perspectives paper we describe these new challenges and opportunities, and provide preliminary experimental evidence in their support.
| Year | Citations | |
|---|---|---|
Page 1
Page 1