Publication | Closed Access
A 3.6-Gb/s point-to-point heterogeneous-voltage-capable DRAM interface for capacity-scalable memory subsystems
11
Citations
3
References
2005
Year
Hardware SecurityNon-volatile MemoryElectrical EngineeringEngineering130-Nm Cmos LogicComputer EngineeringComputer ArchitectureCapacity-scalable Memory SubsystemsSemiconductor MemoryParallel ComputingMicroelectronicsLow-jitter Differential ClockMemory ArchitectureDram InterfaceMulti-channel Memory Architecture
We describe a DRAM interface operating at 3.6 Gb/s/pin implemented in 130-nm CMOS logic and 110-nm DRAM process technologies. It utilizes simultaneous bidirectional (SBD) signaling in a daisy-chained (repeated), point-to-point configuration to enable high performance scalable memory subsystems; and also provides direct attach capability for DRAMs to memory controllers or other logic devices. Source-synchronous strobes are used for data capture, minimizing strobe-to-data jitter. A low-jitter differential clock retimes the data at each DRAM on a per DIMM basis preventing jitter from accumulating in repeated data. The phase of this clock is adjusted on each DRAM to minimize the latency of the repeaters. 80 mW of total power is dissipated per DRAM I/O at 3.6 Gb/s. We present results from a system using both memory controller and DRAM repeater test chips.
| Year | Citations | |
|---|---|---|
Page 1
Page 1