Publication | Closed Access
InP HBT integrated circuit technology with selectively implanted subcollector and regrown device layers
18
Citations
6
References
2004
Year
EngineeringRegrown Device LayersIntegrated CircuitsQuasi-planar Hbt ProcessInterconnect (Integrated Circuits)Semiconductor DeviceRf SemiconductorAdvanced Packaging (Semiconductors)NanoelectronicsElectronic EngineeringDiscrete ShbtImplanted SubcollectorElectronic PackagingElectronic CircuitElectrical EngineeringHigh-frequency DeviceSemiconductor Device FabricationMicroelectronicsInp HbtApplied PhysicsCircuit TechnologyBeyond CmosOptoelectronics
We describe a quasi-planar HBT process using a patterned implanted subcollector with a regrown MBE device layer. Using this process, we have demonstrated discrete SHBT with f/sub t/>250 GHz and DHBT with f/sub t/>230 GHz. The process eliminates the need to trade base resistance for extrinsic base/collector capacitance. Base/collector capacitance was reduced by a factor of 2 over the standard mesa device with a full overlap between the heavily doped base and subcollector regions. The low proportion of extrinsic base/collector capacitance enables further vertical scaling of the collector even in deep submicrometer emitters, thus allowing for higher current density operation. Demonstration ring oscillators fabricated with this process had excellent uniformity and yield with gate delay as low as 7 ps and power dissipation of 6 mW/CML gate. At lower bias current, the power delay product was as low as 20 fJ. To our knowledge, this is the first demonstration of high-performance HBTs and integrated circuits using a patterned implant on InP.
| Year | Citations | |
|---|---|---|
Page 1
Page 1