Publication | Closed Access
Parity, circuits, and the polynomial-time hierarchy
212
Citations
11
References
1981
Year
Unknown Venue
Circuit ComplexityParity FunctionComputational Complexity TheoryEngineeringPolynomial-time HierarchySuper-polynomial Lower BoundLower BoundFormal MethodsComputer EngineeringComputational ComplexityTime ComplexityComputer ScienceDiscrete MathematicsFixed DepthComputability Theory
A super-polynomial lower bound is given for the size of circuits of fixed depth computing the parity function. Introducing the notion of polynomial-size, constant-depth reduction, similar results are shown for the majority, multiplication, and transitive closure functions. Connections are given to the theory of programmable logic arrays and to the relativization of the polynomial-time hierarchy.
| Year | Citations | |
|---|---|---|
Page 1
Page 1